Näytä suppeat kuvailutiedot

Modeling and Analysis of Noise and Interconnects for On-Chip Communication Link Design

Tuuna, Sampo (2011-11-04)

dc.contributorMatemaattis-luonnontieteellinen tiedekunta / Faculty of Mathematics and Natural Sciences, Department of Information Technology-
dc.contributor.authorTuuna, Sampo
dc.date.accessioned2011-10-21T06:48:40Z
dc.date.available2011-10-21T06:48:40Z
dc.date.issued2011-11-04
dc.identifierISBN 978-951-29-4767-6
dc.identifier.urihttp://www.utupub.fi/handle/10024/72129
dc.description.abstractThis thesis considers modeling and analysis of noise and interconnects in onchip communication. Besides transistor count and speed, the capabilities of a modern design are often limited by on-chip communication links. These links typically consist of multiple interconnects that run parallel to each other for long distances between functional or memory blocks. Due to the scaling of technology, the interconnects have considerable electrical parasitics that affect their performance, power dissipation and signal integrity. Furthermore, because of electromagnetic coupling, the interconnects in the link need to be considered as an interacting group instead of as isolated signal paths. There is a need for accurate and computationally effective models in the early stages of the chip design process to assess or optimize issues affecting these interconnects. For this purpose, a set of analytical models is developed for on-chip data links in this thesis. First, a model is proposed for modeling crosstalk and intersymbol interference. The model takes into account the effects of inductance, initial states and bit sequences. Intersymbol interference is shown to affect crosstalk voltage and propagation delay depending on bus throughput and the amount of inductance. Next, a model is proposed for the switching current of a coupled bus. The model is combined with an existing model to evaluate power supply noise. The model is then applied to reduce both functional crosstalk and power supply noise caused by a bus as a trade-off with time. The proposed reduction method is shown to be effective in reducing long-range crosstalk noise. The effects of process variation on encoded signaling are then modeled. In encoded signaling, the input signals to a bus are encoded using additional signaling circuitry. The proposed model includes variation in both the signaling circuitry and in the wires to calculate the total delay variation of a bus. The model is applied to study level-encoded dual-rail and 1-of-4 signaling. In addition to regular voltage-mode and encoded voltage-mode signaling, current-mode signaling is a promising technique for global communication. A model for energy dissipation in RLC current-mode signaling is proposed in the thesis. The energy is derived separately for the driver, wire and receiver termination.
dc.language.isoeng
dc.publisherfi=Turun yliopisto|en=University of Turku|
dc.publisherAnnales Universitatis Turkuensis A I 428
dc.relation.ispartofseriesTurun yliopiston julkaisuja. Sarja AI, Chemica - Physica – Mathematica
dc.titleModeling and Analysis of Noise and Interconnects for On-Chip Communication Link Design
dc.type.ontasotfi=Monografiaväitöskirja|en=Doctoral dissertation (monograph)|
dc.identifier.urnURN:ISBN:978-951-29-4767-6
dc.relation.issn2343-3175
dc.description.notificationSiirretty Doriasta
dc.contributor.facultyfi=Matemaattis-luonnontieteellinen tiedekunta|en=Faculty of Mathematics and Natural Sciences|-
dc.contributor.departmentfi=Tulevaisuuden teknologioiden laitos|en=Department of Future Technologies|
dc.format.contentfulltext
dc.relation.numberinseries428-


Aineistoon kuuluvat tiedostot

Thumbnail

Aineisto kuuluu seuraaviin kokoelmiin

Näytä suppeat kuvailutiedot